

NAME: SAPPARAPU DEVI SRI PRASAD

REGD.NO:21BEC7245

VIT-AP UNIVERSITY

MAVEN SILICON RISCV DI INTERNSHIP

AUG-2023

# TABLE OF CONTENTS

| S.NO | SUB-BLOCK NAMES        |
|------|------------------------|
|      |                        |
| 1    | PC_MUX                 |
| 2    | REG_BLOCK_1            |
| 3    | IMMEDIATE_GENERATOR    |
| 4    | IMMEDIATE_ADDER        |
| 5    | INTEGER_FILE           |
| 6    | WRITE ENABLE_GENERATOR |
| 7    | INSTRUCTION_MUX        |
| 8    | BRANCH_UNIT            |
| 9    | DECODER                |
| 10   | REGISTER BLOCK_2       |
| 11   | STORE_UNIT             |
| 12   | LOAD_UNIT              |
| 13   | ALU                    |
| 14   | WB_MUX                 |

## ABOUT RISC-V RV32I RISC-V 32I

one of the core variants of the open-source RISC-V instruction set architecture, is designed as a 32-bit architecture with a strong emphasis on simplicity and modularity. Renowned for its open nature, it provides a minimal yet effective set of instructions for tasks such as arithmetic, logical operations, and data manipulation. Featuring 32 general purpose registers and a pipeline-friendly structure, RISC-V 32I serves as a versatile foundation for custom processor designs. Its open accessibility and potential for expansion beyond the basic instruction set make it an excellent choice for a wide range of applications, from embedded systems to Internet of Things (IoT) devices. It enables the creation of customized, efficient computing solutions. RISC-V, originating at UC Berkeley in 2010, was conceived to address the demand for an open, adaptable computing architecture. Its open-source nature and adherence to RISC principles have given rise to RISC-V 32I, a fundamental 32-bit variant that focuses on crucial integer-based instructions.

# Top Module Block diagram



# **UVM TEST:**



## 1.PC\_MUX:

## **BLOCK DIAGRAM:**



#### **FUNCTIONALITY:**

In a processor, the PC (Program Counter) is a register that holds the address of the next instruction to be executed. The PC\_MUX is responsible for choosing the next value for the PC based on various conditions, such as branch instructions, jump instructions, or normal sequential execution.

**Input Selection:** The PC\_MUX will have multiple inputs, each corresponding to a potential next address. For example, one input might be for the next sequential address, one for a branch target address, and others for different types of jumps or exceptions.

**Control Signals:** There will be control signals that determine which input is selected. These signals are typically derived from the instruction being executed and other control logic in the processor.

**Output:** The selected input becomes the output of the PC\_MUX and is used as the next value for the PC.

**Clock and Synchronization:** The PC\_MUX will operate in sync with the clock signal of the processor to ensure proper timing.

# SIMULATION OF PC\_MUX:



#### WAVE FORM:



## **NETLIST:**



## Description:

In RISC-V's 32-bit architecture, the PC MUX (Program Counter Multiplexer) is a vital component responsible for choosing the next instruction address. It takes inputs from various sources, like branch instructions and the next sequential instruction, to decide which address becomes the program counter for the next cycle. This process is essential for managing control flow and ensuring instructions are executed in the correct sequence, thus determining the program's execution path within the CPU

# 2.REG\_BLOCK\_1:

### **BLOCK DIAGRAM:**



### **FUNCTIONALITY:**

It registers the pc\_mux\_in and produces the output at the posedge clock if there is no reset.

**Output Production:** After registering pc\_mux\_in, Register Block 1 produces an output. This output could be made available to other parts of the digital system for further processing or use.

**Clock Edge Sensitivity:** The register within Register Block 1 responds to the rising edge (posedge) of the clock signal. This is a common behavior for synchronous digital designs, where operations are synchronized to the clock signal.

# SIMULATION OF REG BLOCK 1:

### **WAVE FORM:**



## **NETLIST:**



# Description:

In the RISC-V 32-bit architecture, "reg block 1" refers to a set of general-purpose registers designated as x1 through x31. These registers serve as temporary data storage for program operations. Notably, x0 is a special register always holding the value zero. In practice, x1 typically stores return addresses in function calls, while the remaining registers, x2 through x31, are available for various programmer-defined uses. Often, x31 is utilized as the stack pointer (sp) to manage function call frames and local variables effectively

### **3.IMMEDIATE GENERATOR:**

#### **BLOCKDIAGRAM:**



#### **FUNCTIONALITY:**

An "immediate generator" in the context of computer architecture typically refers to a component that generates immediate values or constants used in instructions. Immediate values are constants or literals that are part of an instruction and are used as operands in operations.

**Generating Constants:** The primary function of an immediate generator is to produce constant values that can be used in instructions. These constants can be integers, floating-point numbers, or other data types depending on the architecture.

**Providing Operand Values:** The immediate generator supplies these constant values directly to the instruction execution units within a processor. These values are used as operands for arithmetic, logic, or other operations.

**Encoding and Formatting:** The immediate generator encodes the constant value in the format required by the instruction set architecture. This may involve converting the constant to a specific binary representation.

**Supporting Operations:** Immediate values generated by the immediate generator can be used in a wide range of operations, including arithmetic operations (addition, subtraction, etc.), logical operations (AND, OR, XOR), comparisons, and more.

**Timing and Synchronization:** The immediate generator operates in sync with the processor's clock and timing requirements. It ensures that the generated constant is available at the correct time for instruction execution.

# SIMULATION OF IMMEDIATE GENERATOR:



## WAVE FORM:





### **4.IMMEDIATE ADDER:**

### **BLOCK DIAGRAM:**



#### **FUNCTIONALITY:**

An immediate adder is a specific component within a processor's execution unit designed to perform addition operations involving an immediate value. Here's a breakdown of its functionality:

**Addition Operation:** The primary function of an immediate adder is to perform addition operations. It takes an immediate value and adds it to another operand (usually a register value) provided as input.

**Arithmetic Logic Unit (ALU) Operation:** The immediate adder is a part of the Arithmetic Logic Unit (ALU) in a processor. It performs the addition operation, and in some cases, it may also handle other arithmetic operations.

**Overflow Detection:**It may include circuitry to detect overflow conditions that occur when the addition operation produces a result that is too large to be represented with the given number of bits.

### SIMULATION OF IMMEDIATE ADDER:

# WAVE FORM:





#### **5.INTEGER FILE:**

### **BLOCK DIAGRAM:**



#### **FUNCTIONALITY:**

An "integer file" in the context of computer architecture typically refers to a collection of registers or storage elements specifically designed to hold integer data. Here's a breakdown of its functionality:

**Data Storage:** The primary function of an integer file is to store integer data. Each element within the file (which may be a register or memory location) is capable of holding an integer value.

**Read and Write Operations:** The integer file supports both read and write operations. Data can be written into an element to update its content, and it can be read from an element to retrieve the stored information.

**Arithmetic and Logic Operations:** Elements in an integer file can be used as operands for arithmetic (addition, subtraction, multiplication, division, etc.) and logic (AND, OR, XOR, etc.) operations.

**Data Movement:** Data can be moved between elements within the integer file or between the file and other components of the processor, such as the ALU (Arithmetic Logic Unit) or memory.

**Indexing and Addressing:** The elements in the integer file are typically addressed by an index or address. This allows specific elements to be accessed or modified based on their position within the file.

# SIMULATION OF INTEGER\_FILE:



## WAVE FORM:



-

#### **6.WRITE ENABLE GENERATOR:**

### **BLOCK DIAGRAM:**



### **FUNCTIONALITY:**

A "Write Enable Generator" in digital design refers to a component responsible for generating control signals that determine when a write operation is allowed to occur in a register or memory element. Here's a breakdown of its functionality:

**Control Signal Generation:** The primary function of a Write Enable Generator is to produce control signals that indicate whether a write operation should be allowed to occur. These signals are often referred to as "write enables" or "write signals".

**Conditional Write Operation:** The generator evaluates certain conditions or criteria to determine whether a write operation should be permitted. These conditions may be based on inputs from the system, status flags, or other logic signals.

Write Strobe Signal Generation: In some cases, the Write Enable Generator may produce a write strobe signal. This signal serves as an additional indicator to trigger the actual writing of data.

## SIMULATION OF WRITE ENABLE GENERATOR:



# WAVE FORM:





#### **7.INSTRUCTION MUX:**

#### **BLOCK DIAGRAM:**



#### **FUNCTIONALITY:**

An instruction multiplexer, often referred to as an "instruction mux" or "opcode mux," is a critical component within a processor's instruction fetch stage. Its primary functionality is to select the appropriate instruction from a set of possible sources and pass it along for further processing. Here's a breakdown of its functionality:

**Multiple Instruction Sources:** The instruction mux takes inputs from various sources. These sources may include the instruction memory, branch prediction unit, or other components involved in instruction fetching.

**Selection Logic:** The mux has logic to select one instruction from among the available sources based on control signals or conditions provided by the processor's control unit.

**Conditional Branch Handling:** In many cases, the instruction mux is responsible for handling conditional branches. It selects the next instruction based on the outcome of a branch prediction or condition evaluation.

**Pipeline Flushing (if applicable):** In cases where a pipeline needs to be flushed (e.g., due to a mispredicted branch), the instruction mux plays a role in ensuring that the correct instruction is selected for the next fetch cycle.

**Integration in the Overall Control Logic:** The instruction mux is an integral part of the control logic within a processor. It works in conjunction with other components to ensure the correct flow of instructions through the pipeline.

# SIMULATION OF INSTRUCTION\_MUX:

## WAVE FORM:





#### **8.BRANCH UNIT:**

## **BLOCK DIAGRAM:**



### **FUNCTIONALITY:**

The branch unit is a component responsible for handling branch instructions. Branch instructions are used to alter the program flow by conditionally changing the address of the next instruction to be executed. Here's a breakdown of the functionality of the branch unit in RISC-V:

**Branch Instruction Decoding:** The branch unit decodes branch instructions from the instruction stream. It identifies whether the current instruction is a branch instruction and extracts relevant fields like the branch condition, target address, and offset.

**Condition Evaluation:** The branch unit evaluates the condition specified in the branch instruction. This condition determines whether the branch should be taken or not. Common conditions include equality, inequality, greater-than, less-than, etc.

**Pipeline Control:** The branch unit interacts with the processor's pipeline control logic. It determines whether to stall the pipeline, forward data, or take other actions based on the outcome of the branch condition.

**Conditional Branch Handling:** If the branch condition is true, the branch unit redirects the program flow to the target address. If false, it allows the program to continue with the next sequential instruction.

# SIMULATION OF BRANCH\_UNIT:



## WAVE FORM:





## 9.DECODER

### **BLOCK DIAGRAM:**



## **FUNCTIONALITY:**

The decoder decodes the instructions and generates the signals that control the memory, the load unit, the store unit, the ALU, 2 register files, the immediate generator and write back multiplexer.

## SIMULATION OF DECODER:



# WAVE FORM:





# **10.REGITER BLOCK\_2:**

## **BLOCK DIAGRAM:**



### **FUNCTIONALITY:**

It registers all the inputs and produces the outputs the outputs at the posedge of clk if there is no reset. The block also integrates a 2:1 MUX with the select line as branch\_taken\_in. The LSB of iadder\_out\_reg\_out is assigned with 0 if branch\_taken\_in is 1 else iadder\_out\_reg\_out[0] is assigned with register value of iadder\_in[0].

# SIMULATION OF REGISTER BLOCK\_2:



# WAVE FORM:





## 11.STORE UNIT

## **BLOCK DIAGRAM:**



#### **FUNCTIONALITY:**

The Store Unit drives the signals that interface with the external data memory. It places the data to be written (which can be a byte, half word or word) in the right position in data out and sets the value of wr\_mask\_out in an appropriate way.

1. Depending on the funct3 in signal & ahb\_ready\_in, data out signal will get values.If data\_hready in is high, then if funct3 in-2600 a byte of data will be stored in data out depending on the iaddr\_in [1:01. For ex. If iaddr\_in-2'500 then data out = [8b0, 8'b0, 8'b0, 8'b0, rs2\_in[7:0]]. iaddr\_in-2'b01 then data\_out-f8b0, 8'60, rs2\_in[15:8], 8'b0),

For funct3\_in=2'601, a half word of data will be stored in data out (depending on the iaddr\_in [1]. For ex. iaddr\_in [1]-1'b1 then data\_out= (rs2\_in [31:16], 16'b0] and for other combinations rs2 in will be stored in data\_out.

- 2. Depending on the funct3 in signal wr\_mask\_out signal will get values. If funct3\_in-2b00, depending on the iaddr in [1:0], ie. if inddr\_in-2b01 then wr\_mask\_out (2b0, mem\_wr\_req\_in, 1'b0) If funct3\_in=2601, depending on the iaddr\_in [1] ie. if iaddr\_in [1] =1'b1 then wr\_mask\_out=((21mem\_wr\_req\_in]), 2'b0) and for other combinations word of data ([4[mem\_wr\_req\_in])) will be stored.
- 3. The dm\_adder out should be aligned with respect to (iaddr\_in [31:2], 2'600).
- 4. The wr\_req out should be aligned with respect to mem\_wr\_req\_in.
- 5. The ahb\_htrans\_out is 2'610 during a valid store instruction and is 2'600 when the transfer is completed.

# SIMULATION OF STORE UNIT:



# WAVEFORM:





# 12.LOAD\_UNIT:

### **BLOCK DIAGRAM**



## **FUNCTIONALITY:**

The Load Unit reads the data\_in input signal and forms a 32-bit value based on the load instruction type (encoded in the funct3 field). The formed value (placed on output) can then be written in the Integer Register File. The module input and output signals are shown in the above table. The value of output is formed.

# SIMULATION OF LOAD\_UNIT:

```
| Commence | Commence
```

## **WAVE FORM:**



# 13.ARUTHMETIC LOGIC UNIT(ALU):

### **BLOCK DIAGRAM:**



### **FUNCTIONALITY:**

The ALU applies ten distinct logical and arithmetic operations in parallel to two operations in 32-bit operands, outputting the result selected by opcode\_in. The ALU input/output signals and the opcodes are shown in tables below.

The opcode values were assigned to facilitate instruction decoding. The most significant bit of opcode in matches with the second most significant bit in the instruction funct7 field. The remaining three bits match with the instruction funct3 field.

# SIMULATION OF ALU:



# **14.WB\_MUX:**

### **BLOCK DIAGRAM:**



# SIMULATION OF WB\_MUX:



# WAVE FORM:



